User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1638
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDR_CAL_START
Register DDR_CAL_START Details
S2_AWURGENT 2 rw 0x0 Set Write port 2 prioritization.
S1_AWURGENT 1 rw 0x0 Set Write port 1 prioritization.
S0_AWURGENT 0 rw 0x0 Set Write port 0 prioritization.
Name DDR_CAL_START
Relative Address 0x0000060C
Absolute Address 0xF800060C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description DDR Calibration Start Triggers
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.