User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1640
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDR_REF_START
Register DDR_REF_START Details
Register (slcr) DDR_CMD_STA
Name DDR_REF_START
Relative Address 0x00000614
Absolute Address 0xF8000614
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description DDR Refresh Start Triggers
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
START_REF 0 wo 0x0 This register creates a pulse that is first
synchronized into the ddr_clk domain and then
directly drives the co_gs_rank_refresh input into
the DDR controller. This register must be used
with the Virage DRAM controller register bit
reg_ddrc_dis_auto_refresh.
This signal is a command that indicates to the
controller to issue a refresh to the DRAM. One bit
per rank. This signal should pulse for 1
ddrc_core_clk clock cycle to request a refresh to be
issued.
0: Do nothing.
1: Start refresh.
A read of this register returns zero.
Name DDR_CMD_STA
Relative Address 0x00000618
Absolute Address 0xF8000618
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description DDR Command Store Status