User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1643
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDR_DFI_STATUS
S2_AWQOS_MODE 5:4 rw 0x0 Selects between the AXI port s2_awqos[3], fabric
signal or static register to drive the DDRC urgent
bit.
00: DDRC s2_awurgent bit is driven from the
'S2_AWURGENT' field of the
DDR_URGENT_VAL register.
01: DDRC s2_awurgent bit is driven from the
s2_awqos bit.
10: DDRC s2_awurgent bit is driven from the
fabric ddr_arb[2] input.
11: undefined
S1_AWQOS_MODE 3:2 rw 0x0 Selects between the AXI port s1_awqos[3], fabric
signal or static register to drive the DDRC urgent
bit.
00: DDRC s1_awurgent bit is driven from the
'S1_AWURGENT' field of the
DDR_URGENT_VAL register.
01: DDRC s1_awurgent bit is driven from the
s1_awqos bit.
10: DDRC s1_awurgent bit is driven from the
fabric ddr_arb[1] input.
11: undefined
S0_AWQOS_MODE 1:0 rw 0x0 Selects between the fabric signal or static register
to drive the DDRC urgent bit.
00: The DDRC s0_awurgent bit is driven from the
'S0_AWURGENT' field of the
DDR_URGENT_VAL register.
x1: undefined
10: The DDRC s0_awurgent bit is driven from the
fabric ddr_arb[0] input.
11: undefined
Name DDR_DFI_STATUS
Relative Address 0x00000620
Absolute Address 0xF8000620
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description DDR DFI status
Field Name Bits Type Reset Value Description