User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1644
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register DDR_DFI_STATUS Details
Register (slcr) MIO_PIN_00
Register MIO_PIN_00 Details
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
DFI_CAL_ST 0 ro 0x0 This signal is intended to allow a calibration of the
IOB's at a time when the DDR controller is in its
calibration mode, i.e. during an idle period.
Name MIO_PIN_00
Relative Address 0x00000700
Absolute Address 0xF8000700
Width 32 bits
Access Type rw
Reset Value 0x00001601
Description MIO Pin 0 Control
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 reserved
DisableRcvr 13 rw 0x0 Disable HSTL Input Buffer to save power when it
is an output-only (IO_Type must be HSTL).
0: enable
1: disable
PULLUP 12 rw 0x1 Enables Pullup on IO Buffer pin
0: disable
1: enable
IO_Type 11:9 rw 0x3 Select the IO Buffer Type.
000: Reserved
001: LVCMOS18
010: LVCMOS25
011: LVCMOS33
100: HSTL
101: Reserved
110: Reserved
111: Reserved