User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1652
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) MIO_PIN_08
Register MIO_PIN_08 Details
L2_SEL 4:3 rw 0x0 Level 2 Mux Select
00: Level 3 Mux
01: SRAM/NOR OE_B, Output
10: NAND Flash CLE_B, Output
11: SDIO 1 Power Control, Output
L1_SEL 2 rw 0x0 Level 1 Mux Select
0: Level 2 Mux
1: Trace Port Data Bit 13, Output
L0_SEL 1 rw 0x0 Level 0 Mux Select
0: Level 1 Mux
1: reserved
TRI_ENABLE 0 rw 0x1 Operates the same as
MIO_PIN_00[TRI_ENABLE]
Name MIO_PIN_08
Relative Address 0x00000720
Absolute Address 0xF8000720
Width 32 bits
Access Type rw
Reset Value 0x00000601
Description MIO Pin 8 Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 reserved
DisableRcvr 13 rw 0x0 Operates the same as MIO_PIN_00[DisableRcvr]
PULLUP 12 rw 0x0 Operates the same as MIO_PIN_00[PULLUP]
IO_Type 11:9 rw 0x3 Operates the same as MIO_PIN_00[IO_Type]
Speed 8 rw 0x0 Operates the same as MIO_PIN_00[Speed]
L3_SEL 7:5 rw 0x0 Level 3 Mux Select
000: GPIO 8 (bank 0), Output-only
001: CAN 1 Tx, Output
010: SRAM/NOR BLS_B, Output
011 to 110: reserved
111: UART 1 TxD, Output