User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1653
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) MIO_PIN_09
Register MIO_PIN_09 Details
L2_SEL 4:3 rw 0x0 Level 2 Mux Select
00: Level 3 Mux
01: reserved
10: NAND Flash RD_B, Output
11: SDIO 0 Power Control, Output
L1_SEL 2 rw 0x0 Level 1 Mux Select
0: Level 2 Mux
1: Trace Port Data Bit 14, Output
L0_SEL 1 rw 0x0 Level 0 Mux Select
0: Level 1 Mux
1: Quad SPI Feedback Clock, Output
TRI_ENABLE 0 rw 0x1 Operates the same as
MIO_PIN_00[TRI_ENABLE]
Name MIO_PIN_09
Relative Address 0x00000724
Absolute Address 0xF8000724
Width 32 bits
Access Type rw
Reset Value 0x00001601
Description MIO Pin 9 Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 reserved
DisableRcvr 13 rw 0x0 Operates the same as MIO_PIN_00[DisableRcvr]
PULLUP 12 rw 0x1 Operates the same as MIO_PIN_00[PULLUP]
IO_Type 11:9 rw 0x3 Operates the same as MIO_PIN_00[IO_Type]
Speed 8 rw 0x0 Operates the same as MIO_PIN_00[Speed]
L3_SEL 7:5 rw 0x0 Level 3 Mux Select
000: GPIO 9 (bank 0), Input/Output
001: CAN 1 Rx, Input
010 to 110: reserved
111: UART 1 RxD, Input