User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1699
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) MIO_LOOPBACK
Register MIO_LOOPBACK Details
Name MIO_LOOPBACK
Relative Address 0x00000804
Absolute Address 0xF8000804
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Loopback function within MIO
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 reserved
I2C0_LOOP_I2C1 3 rw 0x0 I2C Loopback Control.
0 = Connect I2C inputs according to MIO
mapping.
1 = Loop I2C 0 outputs to I2C 1 inputs, and I2C 1
outputs
to I2C 0 inputs.
CAN0_LOOP_CAN1 2 rw 0x0 CAN Loopback Control.
0 = Connect CAN inputs according to MIO
mapping.
1 = Loop CAN 0 Tx to CAN 1 Rx, and CAN 1 Tx
to CAN 0 Rx.
UA0_LOOP_UA1 1 rw 0x0 UART Loopback Control.
0 = Connect UART inputs according to MIO
mapping.
1 = Loop UART 0 outputs to UART 1 inputs, and
UART 1 outputs to UART 0 inputs.
RXD/TXD cross-connected.
RTS/CTS cross-connected.
DSR, DTR, DCD and RI not used.
SPI0_LOOP_SPI1 0 rw 0x0 SPI Loopback Control.
0 = Connect SPI inputs according to MIO
mapping.
1 = Loop SPI 0 outputs to SPI 1 inputs, and SPI 1
outputs to SPI 0 inputs.
The other SPI core will appear on the LS Slave
Select.