User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1701
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) MIO_MST_TRI1
Register MIO_MST_TRI1 Details
Parallel access to the master tri-state enables for MIO pins
PIN_08_TRI 8 rw 0x1 Master Tri-state Enable for pin 8, active high
PIN_07_TRI 7 rw 0x1 Master Tri-state Enable for pin 7, active high
PIN_06_TRI 6 rw 0x1 Master Tri-state Enable for pin 6, active high
PIN_05_TRI 5 rw 0x1 Master Tri-state Enable for pin 5, active high
PIN_04_TRI 4 rw 0x1 Master Tri-state Enable for pin 4, active high
PIN_03_TRI 3 rw 0x1 Master Tri-state Enable for pin 3, active high
PIN_02_TRI 2 rw 0x1 Master Tri-state Enable for pin 2, active high
PIN_01_TRI 1 rw 0x1 Master Tri-state Enable for pin 1, active high
PIN_00_TRI 0 rw 0x1 Master Tri-state Enable for pin 0, active high
Name MIO_MST_TRI1
Relative Address 0x00000810
Absolute Address 0xF8000810
Width 32 bits
Access Type rw
Reset Value 0x003FFFFF
Description MIO pin Tri-state Enables, 53:32
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:22 rw 0x0 reserved
PIN_53_TRI 21 rw 0x1 Master Tri-state Enable for pin 53, active high
PIN_52_TRI 20 rw 0x1 Master Tri-state Enable for pin 52, active high
PIN_51_TRI 19 rw 0x1 Master Tri-state Enable for pin 51, active high
PIN_50_TRI 18 rw 0x1 Master Tri-state Enable for pin 50, active high
PIN_49_TRI 17 rw 0x1 Master Tri-state Enable for pin 49, active high
PIN_48_TRI 16 rw 0x1 Master Tri-state Enable for pin 48, active high
PIN_47_TRI 15 rw 0x1 Master Tri-state Enable for pin 47, active high
PIN_46_TRI 14 rw 0x1 Master Tri-state Enable for pin 46, active high
PIN_45_TRI 13 rw 0x1 Master Tri-state Enable for pin 45, active high
PIN_44_TRI 12 rw 0x1 Master Tri-state Enable for pin 44, active high