User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1702
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SD0_WP_CD_SEL
Register SD0_WP_CD_SEL Details
PIN_43_TRI 11 rw 0x1 Master Tri-state Enable for pin 43, active high
PIN_42_TRI 10 rw 0x1 Master Tri-state Enable for pin 42, active high
PIN_41_TRI 9 rw 0x1 Master Tri-state Enable for pin 41, active high
PIN_40_TRI 8 rw 0x1 Master Tri-state Enable for pin 40, active high
PIN_39_TRI 7 rw 0x1 Master Tri-state Enable for pin 39, active high
PIN_38_TRI 6 rw 0x1 Master Tri-state Enable for pin 38, active high
PIN_37_TRI 5 rw 0x1 Master Tri-state Enable for pin 37, active high
PIN_36_TRI 4 rw 0x1 Master Tri-state Enable for pin 36, active high
PIN_35_TRI 3 rw 0x1 Master Tri-state Enable for pin 35, active high
PIN_34_TRI 2 rw 0x1 Master Tri-state Enable for pin 34, active high
PIN_33_TRI 1 rw 0x1 Master Tri-state Enable for pin 33, active high
PIN_32_TRI 0 rw 0x1 Master Tri-state Enable for pin 32, active high
Name SD0_WP_CD_SEL
Relative Address 0x00000830
Absolute Address 0xF8000830
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SDIO 0 WP CD select
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:22 rw 0x0 reserved
SDIO0_CD_SEL 21:16 rw 0x0 SDIO 0 CD Select.
Values 53:0 select MIO input (any pin except bits
7 and 8)
Values 63:54 select EMIO input
reserved 15:6 rw 0x0 reserved
SDIO0_WP_SEL 5:0 rw 0x0 SDIO 0 WP Select.
Values 53:0 select MIO input (any pin except 7 and
8)
Values 63:54 select EMIO input