User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1703
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SD1_WP_CD_SEL
Register SD1_WP_CD_SEL Details
Register (slcr) LVL_SHFTR_EN
Register LVL_SHFTR_EN Details
Name SD1_WP_CD_SEL
Relative Address 0x00000834
Absolute Address 0xF8000834
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SDIO 1 WP CD select
Field Name Bits Type Reset Value Description
reserved 31:22 rw 0x0 reserved
SDIO1_CD_SEL 21:16 rw 0x0 SDIO 1 CD Select.
Values 53:0 select MIO input (any pin except bits
7 and 8)
Values 63:54 select EMIO input
reserved 15:6 rw 0x0 reserved
SDIO1_WP_SEL 5:0 rw 0x0 SDIO 1 WP Select.
Values 53:0 select MIO input (any pin except 7 and
8)
Values 63:54 select EMIO input
Name LVL_SHFTR_EN
Relative Address 0x00000900
Absolute Address 0xF8000900
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Level Shifters Enable
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved. Writes are ignored, read data is zero.