User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1704
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) OCM_CFG
Register OCM_CFG Details
Register (slcr) Reserved
reserved 4 rw 0x0 Reserved. Do not modify.
USER_LVL_SHFTR_E
N
3:0 rw 0x0 Level shifter enable to drive signals between PS
and PL.
0x0 = disable all level shifters
0xA = enable PS-to-PL level shifters
0xF = enable all level shifters
All other = reserved
Name OCM_CFG
Relative Address 0x00000910
Absolute Address 0xF8000910
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description OCM Address Mapping
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 4 rw 0x0 Reserved. Do not modify.
RAM_HI 3:0 rw 0x0 Maps the OCM RAM (in 64 KB sections) to the
high or low address space:
0: low address.
1: high address.
RAM_HI [0] is first 64 KB
RAM_HI [1] is second 64 KB
RAM_HI [2] is third 64 KB
RAM_HI [3] is fourth 64 KB
Refer to the OCM chapter for more details.
Name Reserved
Relative Address 0x00000A1C
Absolute Address 0xF8000A1C
Width 32 bits