User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1709
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) GPIOB_DRVR_BIAS_CTRL
Register GPIOB_DRVR_BIAS_CTRL Details
Register (slcr) DDRIOB_ADDR0
reserved 21:19 rw 0x0 Reserved. Do not modify.
reserved 18:16 rw 0x0 Reserved. Do not modify.
reserved 15:12 rw 0x0 Reserved. Do not modify.
reserved 11:8 rw 0x0 Reserved. Do not modify.
reserved 7:4 rw 0x0 Reserved. Do not modify.
reserved 3:0 rw 0x0 Reserved. Do not modify.
Name GPIOB_DRVR_BIAS_CTRL
Relative Address 0x00000B18
Absolute Address 0xF8000B18
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description MIO GPIOB Driver Bias Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
RB_VCFG 31 ro 0x0 Right Bank VCFG (Read Only)
RB_DRVR_BIAS 30:16 rw 0x0 Right Bank driver bias control
LB_VCFG 15 ro 0x0 Left Bank VCFG (Read Only)
LB_DRVR_BIAS 14:0 rw 0x0 Left Bank driver bias control
Name DDRIOB_ADDR0
Relative Address 0x00000B40
Absolute Address 0xF8000B40
Width 32 bits
Access Type rw
Reset Value 0x00000800
Description DDR IOB Config for A[14:0], CKE and DRST_B