User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1711
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDRIOB_ADDR1
Register DDRIOB_ADDR1 Details
INP_TYPE 2:1 rw 0x0 Input buffer control:
00: Input off (input signal to selected controller is
driven Low).
01: Vref based differential receiver for SSTL,
HSTL.
10: Differential input receiver.
11: LVCMOS receiver.
reserved 0 rw 0x0 Reserved. Do not modify.
Name DDRIOB_ADDR1
Relative Address 0x00000B44
Absolute Address 0xF8000B44
Width 32 bits
Access Type rw
Reset Value 0x00000800
Description DDR IOB Config for BA[2:0], ODT, CS_B, WE_B, RAS_B and CAS_B
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:12 rw 0x0 Reserved
PULLUP_EN 11 rw 0x1 enables pullup on output
0: no pullup
1: pullup enabled
OUTPUT_EN 10:9 rw 0x0 Enables output mode to enable output ties to
00: ibuf
01 and 10: reserved
11: obuf
TERM_DISABLE_MO
DE
8 rw 0x0 Termination is used during read transactions and
may be disabled (automatically by hardware)
when there are no reads taking place through the
DDR Interface. Disabling termination reduces
power consumption.
0: termination always enabled
1: use 'dynamic_dci_ts' to disable termination
when not in use
NOTE: This bit must be 0 during DRAM
init/training. It may be set to 1 after init/training
completes.