User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1715
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDRIOB_DIFF0
IBUF_DISABLE_MOD
E
7 rw 0x0 Use ibuf_disable_into control ibuf
0: ibuf is enabled
1: use ibuf_disable_in_to control enable
NOTE: This must be 0 during DRAM
init/training and can only be set to 1 after
init/training completes.
DCI_TYPE 6:5 rw 0x0 DCI Mode Selection:
00: DCI Disabled (DDR2/3L ADDR and CLOCK)
01: DCI Drive (LPDDR2)
10: reserved
11: DCI Termination (DDR2/3/3L DATA and
DIFF)
TERM_EN 4 rw 0x0 Tri State Termination Enable:
0: disable
1: enable
DCI_UPDATE_B 3 rw 0x0 DCI Update Enable:
0: disable
1: enable
INP_TYPE 2:1 rw 0x0 Input buffer control:
00: Input off (input signal to selected controller is
driven Low).
01: Vref based differential receiver for SSTL,
HSTL.
10: Differential input receiver.
11: LVCMOS receiver.
reserved 0 rw 0x0 Reserved. Do not modify.
Name DDRIOB_DIFF0
Relative Address 0x00000B50
Absolute Address 0xF8000B50
Width 32 bits
Access Type rw
Reset Value 0x00000800
Description DDR IOB Config for DQS 1:0
Field Name Bits Type Reset Value Description