User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1720
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDRIOB_DRIVE_SLEW_ADDR
Register DDRIOB_DRIVE_SLEW_ADDR Details
Value of this register is computed by EDK after taking into account the Silicon Revision and DDR Standard
and can be found in the initialization TCL file or FSBL code. Values other than the one computed by EDK
are not supported
Register (slcr) DDRIOB_DRIVE_SLEW_DATA
INP_TYPE 2:1 rw 0x0 Input buffer control:
00: Input off (input signal to selected controller is
driven Low).
01: Vref based differential receiver for SSTL,
HSTL.
10: Differential input receiver.
11: LVCMOS receiver.
reserved 0 rw 0x0 Reserved. Do not modify.
Name DDRIOB_DRIVE_SLEW_ADDR
Relative Address 0x00000B5C
Absolute Address 0xF8000B5C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Drive and Slew controls for Address and Command pins of the DDR Interface
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:27 rw 0x0 Reserved. Do not modify.
reserved 26:24 rw 0x0 Reserved. Do not modify.
reserved 23:19 rw 0x0 Reserved. Do not modify.
reserved 18:14 rw 0x0 Reserved. Do not modify.
reserved 13:7 rw 0x0 Reserved. Do not modify.
reserved 6:0 rw 0x0 Reserved. Do not modify.
Name DDRIOB_DRIVE_SLEW_DATA
Relative Address 0x00000B60
Absolute Address 0xF8000B60
Width 32 bits