User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1722
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDRIOB_DRIVE_SLEW_CLOCK
Register DDRIOB_DRIVE_SLEW_CLOCK Details
Value of this register is computed by EDK after taking into account the Silicon Revision and DDR Standard
and can be found in the initialization TCL file or FSBL code. Values other than the one computed by EDK
are not supported
Register (slcr) DDRIOB_DDR_CTRL
Register DDRIOB_DDR_CTRL Details
Name DDRIOB_DRIVE_SLEW_CLOCK
Relative Address 0x00000B68
Absolute Address 0xF8000B68
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Drive and Slew controls for Clock pins of the DDR Interface
Field Name Bits Type Reset Value Description
reserved 31:27 rw 0x0 Reserved. Do not modify.
reserved 26:24 rw 0x0 Reserved. Do not modify.
reserved 23:19 rw 0x0 Reserved. Do not modify.
reserved 18:14 rw 0x0 Reserved. Do not modify.
reserved 13:7 rw 0x0 Reserved. Do not modify.
reserved 6:0 rw 0x0 Reserved. Do not modify.
Name DDRIOB_DDR_CTRL
Relative Address 0x00000B6C
Absolute Address 0xF8000B6C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description DDR IOB Buffer Control
Field Name Bits Type Reset Value Description
reserved 31:15 rw 0x0 reserved
reserved 14 rw 0x0 Reserved. Do not modify.
reserved 13 rw 0x0 Reserved. Do not modify.