User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1724
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DDRIOB_DCI_STATUS
reserved 22 rw 0x0 Reserved. Do not modify.
reserved 21 rw 0x0 Reserved. Do not modify.
UPDATE_CONTROL 20 rw 0x0 DCI Update Mode. Use the values in the
Calibration Table.
PREF_OPT2 19:17 rw 0x0 DCI Calibration. Use the values in the Calibration
Table.
reserved 16 rw 0x0 Reserved
PREF_OPT1 15:14 rw 0x0 DCI Calibration. Use the values in the Calibration
Table.
NREF_OPT4 13:11 rw 0x0 DCI Calibration. Use the values in the Calibration
Table.
NREF_OPT2 10:8 rw 0x0 DCI Calibration. Use the values in the Calibration
Table.
NREF_OPT1 7:6 rw 0x0 DCI Calibration. Use the values in the Calibration
Table.
reserved 5 rw 0x1 Reserved. Do not modify.
reserved 4 rw 0x0 Reserved. Do not modify.
reserved 3 rw 0x0 Reserved. Do not modify.
reserved 2 rw 0x0 Reserved. Do not modify.
ENABLE 1 rw 0x0 DCI System Enable. Set to 1 if any IOs in DDR IO
Bank use DCI Termination. DDR2, DDR3, DDR3L
and LPDDR2 (Silicon Revision 2.0+)
configurations require this bit set to 1
RESET 0 rw 0x0 At least toggle once to initialize flops in DCI
system
Name DDRIOB_DCI_STATUS
Relative Address 0x00000B74
Absolute Address 0xF8000B74
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description DDR IO Buffer DCI Status
Field Name Bits Type Reset Value Description