User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1732
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (pl353) set_cycles
Register set_cycles Details
This write-only register contains values that are written to the sram_cycles register or nand_cycles when
the SMC receives a write to the Direct Command Register. You cannot write to this register in either the
Reset or low-power states.
Field Name Bits Type Reset Value Description
chip_select
(CHIP_SELECT)
25:23 wo x Select register bank to update and enable chip
mode register access based on CMD_TYPE:
000: SRAM/NOR chip select 0.
001: SRAM/NOR chip select 1.
100: NAND Flash.
others: reserved.
cmd_type
(TYPE)
22:21 wo x Select the command type:
00: UpdateRegs and AXI
01: ModeReg
10: UpdateRegs
11: ModeReg and UpdateRegs
reserved 20 wo x Reserved. Do not modify.
addr
(ADDR)
19:0 wo x When cmd_type = UpdateRegs and AXI then:
Bits [15:0] are used to match wdata[15:0]
Bits [19:16] are reserved. Write as zero.
When cmd_type = ModeReg or ModeReg and
UpdateRegs, these bits map to the external
memory address bits [19:0].
When cmd_type = UpdateRegs, these bits are
reserved. Write as zero.
Name set_cycles
Software Name SET_CYCLES
Relative Address 0x00000014
Absolute Address 0xE000E014
Width 24 bits
Access Type wo
Reset Value x
Description Stage a write to a Cycle register