User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1734
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register set_opmode Details
This write-only register is the holding register for the opmode<x>_<n> Registers. You cannot write to it in
either the Reset or low-power states.
Absolute Address 0xE000E018
Width 16 bits
Access Type mixed
Reset Value x
Description Stage a write to an OpMode register
Field Name Bits Type Reset Value Description
reserved 15:13 wo x Reserved. Do not modify.
set_bls
(SET_BLS)
12 wo x NAND Flash: reserved, write zero.
SRAM/NOR: Value written to the byte lane
strobe (bls) bit. This bit affects the assertion of the
byte-lane strobe outputs.
0: bls timing equals chip select timing. This is the
default setting.
1: bls timing equals we_n timing. This setting is
used for eight memories that have no bls_n
inputs. In this case, the bls_n output of the SMC is
connected to the we_n memory input.
set_adv
(SET_ADV)
11 wo x Contains the value to be written to the specific
SRAM chip opmode Register address valid (adv)
bit. The memory uses the address advance signal
adv_n when set.
For a NAND memory interface this bit is
reserved, and written as zero.
set_baa
(SET_BAA)
10 rw x NAND Flash: reserved, write zero.
SRAM/NOR: Value written burst address
advance (baa) bit. The memory uses the baa_n
signal when set.
set_wr_bl
(SET_WR_BL)
9:7 wo x NAND Flash: reserved, write zero.
SRAM/NORE: Value written for wr_bl :
000: 1 beat
001: 4 beats
010: 8 beats
011: 16 beats
100: 32 beats
101: continuous
others: reserved.
reserved 6 wo x Reserved. Do not modify.