User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1735
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (pl353) refresh_period_0
Register refresh_period_0 Details
The read/write refresh_period_0 enables the SMC to insert idle cycles during consecutive bursts, that
enables the PSRAM devices on memory interface 0, to initiate a refresh cycle. You cannot access this
register in either the Reset or low-power states. Note:
You can only access this register when you are using an SRAM memory interface.
set_rd_bl
(SET_RD_BL)
5:3 wo x NAND Flash: reserved, write zero.
SRAM/NOR: value written to opmode (rd_bl
field). Memory Burst Length:
000: 1 beat
001: 4 beats
010: 8 beats
011: 16 beats
100: 32 beats
101: continuous
others: reserved
reserved 2 wo x Reserved. Do not modify.
set_mw
(SET_MW)
1:0 wo x SRAM/NOR: mw= 00 (8-bit)
NAND Flash: mw= 00 (8-bit) or 01 (16-bit)
Name refresh_period_0
Software Name REFRESH_PERIOD_0
Relative Address 0x00000020
Absolute Address 0xE000E020
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description Idle cycles between read/write bursts
Field Name Bits Type Reset Value Description