User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1736
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (pl353) refresh_period_1
Register refresh_period_1 Details
The read/write refresh_period_1 Register enables the SMC to insert idle cycles during consecutive bursts,
that enables the PSRAM devices on memory interface 1, to initiate a refresh cycle
Field Name Bits Type Reset Value Description
period
(MASK)
3:0 rw 0x0 Set the number of consecutive memory bursts that
are permitted, prior to the SMC deasserting chip
select to enable the PSRAM to initiate a refresh
cycle. The options are:
b0000: disable the insertion of idle cycles between
consecutive bursts
b0001: an idle cycle occurs after each burst
b0010: an idle cycle occurs after 2 consecutive
bursts
b0011: an idle cycle occurs after 3 consecutive
bursts
b0100: an idle cycle occurs after 4 consecutive
bursts
. . .
b1111: an idle cycle occurs after 15 consecutive
bursts.
Name refresh_period_1
Software Name REFRESH_PERIOD_1
Relative Address 0x00000024
Absolute Address 0xE000E024
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description Insert idle cycles between bursts