User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1737
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (pl353) sram_cycles0_0
Register sram_cycles0_0 Details
There is an instance of this register for each SRAM chip supported. You cannot read the read-only
sram_cycles Register in the Reset state
Field Name Bits Type Reset Value Description
period
(REFRESH_PERIOD_0)
3:0 rw 0x0 Set the number of consecutive memory bursts that
are permitted, prior to the SMC deasserting chip
select to enable the PSRAM to initiate a refresh
cycle. The options are:
b0000: disable the insertion of idle cycles between
consecutive bursts
b0001: an idle cycle occurs after each burst
b0010: an idle cycle occurs after 2 consecutive
bursts
b0011: an idle cycle occurs after 3 consecutive
bursts
b0100: an idle cycle occurs after 4 consecutive
bursts
. . .
b1111: an idle cycle occurs after 15 consecutive
bursts.
Name sram_cycles0_0
Software Name IF0_CHIP_0_CONFIG
Relative Address 0x00000100
Absolute Address 0xE000E100
Width 21 bits
Access Type ro
Reset Value 0x0002B3CC
Description SRAM/NOR chip select 0 timing, active
Field Name Bits Type Reset Value Description
we_time 20 ro 0x0 Asynchronous assertion, refer to SET_CYCLES
register.
t_tr 19:17 ro 0x1 Turnaround time, refer to SET_CYCLES register.
t_pc 16:14 ro 0x2 Page cycle time, refer to SET_CYCLES register.
t_wp 13:11 ro 0x6 WE assertion delay, refer to SET_CYCLES register.
t_ceoe 10:8 ro 0x3 OE assertion delay, refer to SET_CYCLES register.