User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1739
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (pl353) sram_cycles0_1
Register sram_cycles0_1 Details
There is an instance of this register for each SRAM chip supported. You cannot read the read-only
sram_cycles Register in the Reset state
Register (pl353) opmode0_1
Name sram_cycles0_1
Software Name IF0_CHIP_1_CONFIG
Relative Address 0x00000120
Absolute Address 0xE000E120
Width 21 bits
Access Type ro
Reset Value 0x0002B3CC
Description SRAM/NOR chip select 1 timing, active
Field Name Bits Type Reset Value Description
we_time 20 ro 0x0 Asynchronous assertion, refer to SET_CYCLES
register.
t_tr 19:17 ro 0x1 Turnaround time, refer to SET_CYCLES register.
t_pc 16:14 ro 0x2 Page cycle time, refer to SET_CYCLES register.
t_wp 13:11 ro 0x6 WE assertion delay, refer to SET_CYCLES register.
t_ceoe 10:8 ro 0x3 OE assertion delay, refer to SET_CYCLES register.
t_wc 7:4 ro 0xC Write cycle time, refer to SET_CYCLES register.
t_rc 3:0 ro 0xC Read cycle time, refer to SET_CYCLES register.
Name opmode0_1
Relative Address 0x00000124
Absolute Address 0xE000E124
Width 32 bits
Access Type ro
Reset Value 0xE4FE0800
Description SRAM/NOR chip select 1 OpCode, active