User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1753
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.30 SPI Controller (SPI)
Register Summary
Register (SPI
) Config_reg0
Module Name SPI Controller (SPI)
Software Name XSPIPS
Base Address 0xE0006000 spi0
0xE0007000 spi1
Description Serial Peripheral Interface
Vendor Info Cadence SPI
Register Name Address Width Type Reset Value Description
Config_reg0
0x00000000 32 mixed 0x00020000 SPI configuration register
Intr_status_reg0
0x00000004 32 mixed 0x00000004 SPI interrupt status register
Intrpt_en_reg0
0x00000008 32 mixed 0x00000000 Interrupt Enable register
Intrpt_dis_reg0
0x0000000C 32 mixed 0x00000000 Interrupt disable register
Intrpt_mask_reg0
0x00000010 32 ro 0x00000000 Interrupt mask register
En_reg0
0x00000014 32 mixed 0x00000000 SPI_Enable Register
Delay_reg0
0x00000018 32 rw 0x00000000 Delay Register
Tx_data_reg0
0x0000001C 32 wo 0x00000000 Transmit Data Register.
Rx_data_reg0
0x00000020 32 ro 0x00000000 Receive Data Register
Slave_Idle_count_reg0
0x00000024 32 mixed 0x000000FF Slave Idle Count Register
TX_thres_reg0
0x00000028 32 rw 0x00000001 TX_FIFO Threshold Register
RX_thres_reg0
0x0000002C 32 rw 0x00000001 RX FIFO Threshold Register
Mod_id_reg0
0x000000FC 32 ro 0x00090106 Module ID register
Name Config_reg0
Software Name CR
Relative Address 0x00000000
Absolute Address spi0: 0xE0006000
spi1: 0xE0007000
Width 32 bits
Access Type mixed