User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1754
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Config_reg0 Details
Reset Value 0x00020000
Description SPI configuration register
Field Name Bits Type Reset Value Description
reserved 31:18 ro 0x0 Reserved, read as zero, ignored on write.
Modefail_gen_en 17 rw 0x1 ModeFail Generation Enable
1: enable
0: disable
Man_start_com
(MANSTRT)
16 wo 0x0 Manual Start Command
1: start transmission of data
0: don't care
Man_start_en 15 rw 0x0 Manual Start Enable
1: enables manual start
0: auto mode
Manual_CS 14 rw 0x0 Manual CS
1: manual CS mode
0: auto mode
CS 13:10 rw 0x0 Peripheral chip select lines (only valid if
Manual_CS=1)
xxx0 - slave 0 selected
xx01 - slave 1 selected
x011 - slave 2 selected
0111 - reserved
1111 - No slave selected
PERI_SEL 9 rw 0x0 Peripheral select decode
1: allow external 3-to-8 decode
0: only 1 of 3 selects
REF_CLK 8 rw 0x0 Master reference clock select
1: not supported
0: use SPI REFERENCE CLOCK
reserved 7:6 rw 0x0 Reserved, read as zero, write with 00