User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1756
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (SPI) Intrpt_en_reg0
Field Name Bits Type Reset Value Description
reserved 31:7 ro 0x0 Reserved, read as zero, ignored on write.
TX_FIFO_underflow
(IXR_TXUF)
6 wtc 0x0 TX FIFO underflow, write one to this bit location
to clear.
1: underflow is detected
0: no underflow has been detected
RX_FIFO_full
(IXR_RXFULL)
5 wtc 0x0 RX FIFO full
1: FIFO is full
0: FIFO is not full
RX_FIFO_not_empty
(IXR_RXNEMPTY)
4 wtc 0x0 RX FIFO not empty
1: FIFO has more than or equal to THRESHOLD
entries
0: FIFO has less than RX THRESHOLD entries
TX_FIFO_full
(IXR_TXFULL)
3 wtc 0x0 TX FIFO full
1: FIFO is full
0: FIFO is not full
TX_FIFO_not_full
(IXR_TXOW)
2 wtc 0x1 TX FIFO not full
1: FIFO has less than THRESHOLD entries
0: FIFO has more than or equal toTHRESHOLD
entries
MODE_FAIL
(IXR_MODF)
1 wtc 0x0 Indicates the voltage on pin n_ss_in is
inconsistent with the SPI mode. Set =1 if n_ss_in is
low in master mode (multi-master contention) or
n_ss_in goes high during a transmission in slave
mode. These conditions will clear the spi_enable
bit and disable the SPI. This bit is reset only by a
system reset and cleared only when this register is
read.
ModeFail interrupt, write one to this bit location
to clear.
1: a mode fault has occurred
0: no mode fault has been detected
RX_OVERFLOW
(IXR_RXOVR)
0 wtc 0x0 Receive Overflow interrupt, write one to this bit
location to clear.
1: overflow occured
0: no overflow occurred
Name Intrpt_en_reg0
Software Name IER
Relative Address 0x00000008