User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1760
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (SPI) En_reg0
Register En_reg0 Details
Register (SPI) Delay_reg0
TX_FIFO_full
(IXR_TXFULL)
3 ro 0x0 TX FIFO full
enable
1: interrupt is disabled
0: interrupt is enabled
TX_FIFO_not_full
(IXR_TXOW)
2 ro 0x0 TX FIFO not full
enable
1: interrupt is disabled
0: interrupt is enabled
MODE_FAIL
(IXR_MODF)
1 ro 0x0 ModeFail interrupt
enable
1: interrupt is disabled
0: interrupt is enabled
RX_OVERFLOW
(IXR_RXOVR)
0 ro 0x0 Receive Overflow interrupt enable
1: interrupt is disabled
0: interrupt is enabled
Name En_reg0
Software Name ER
Relative Address 0x00000014
Absolute Address spi0: 0xE0006014
spi1: 0xE0007014
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description SPI_Enable Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:1 ro 0x0 Reserved, read as zero, ignored on write.
SPI_EN
(ENABLE)
0rw0x0 SPI_Enable
1: enable the SPI
0: disable the SPI
Name Delay_reg0