User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1761
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Delay_reg0 Details
Register (SPI) Tx_data_reg0
Software Name DR
Relative Address 0x00000018
Absolute Address spi0: 0xE0006018
spi1: 0xE0007018
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Delay Register
Field Name Bits Type Reset Value Description
d_nss 31:24 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles
for the length that the master mode chip select
outputs are de-asserted between words when
cpha=0.
d_btwn
(BTWN)
23:16 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles
between one chip select being de-activated and
the
activation of another
d_after
(AFTER)
15:8 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles between last bit of current word and the
first bit of the next word.
d_int
(INIT)
7:0 rw 0x0 Added delay in SPI REFERENCE CLOCK or
ext_clk
cycles between setting n_ss_out low and first bit
transfer.
Name Tx_data_reg0
Software Name TXD
Relative Address 0x0000001C
Absolute Address spi0: 0xE000601C
spi1: 0xE000701C
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Transmit Data Register.