User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1762
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Tx_data_reg0 Details
Register (SPI) Rx_data_reg0
Register Rx_data_reg0 Details
Register (SPI) Slave_Idle_count_reg0
Field Name Bits Type Reset Value Description
TX_FIFO_data 31:0 wo 0x0 Data to TX FIFO. Valid data bits are [7:0].
Name Rx_data_reg0
Software Name RXD
Relative Address 0x00000020
Absolute Address spi0: 0xE0006020
spi1: 0xE0007020
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Receive Data Register
Field Name Bits Type Reset Value Description
RX_FIFO_data 31:0 ro 0x0 Data from RX FIFO. Valid data bits are [7:0].
Name Slave_Idle_count_reg0
Software Name SICR
Relative Address 0x00000024
Absolute Address spi0: 0xE0006024
spi1: 0xE0007024
Width 32 bits
Access Type mixed
Reset Value 0x000000FF
Description Slave Idle Count Register