User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1763
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Slave_Idle_count_reg0 Details
Register (SPI) TX_thres_reg0
Register TX_thres_reg0 Details
Register (SPI) RX_thres_reg0
Field Name Bits Type Reset Value Description
reserved 31:8 ro 0x0 Reserved, read as zero, ignored on write.
Slave_Idle_coun 7:0 rw 0xFF SPI in slave mode detects a start only when the
external SPI master serial clock (sclk_in) is stable
(quiescent state) for SPI REFERENCE CLOCK
cycles
specified by slave idle count register or when the
SPI
is deselected.
Name TX_thres_reg0
Software Name TXWR
Relative Address 0x00000028
Absolute Address spi0: 0xE0006028
spi1: 0xE0007028
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description TX_FIFO Threshold Register
Field Name Bits Type Reset Value Description
Threshold_of_TX_FIFO 31:0 rw 0x1 Defines the level at which the TX FIFO not full
interrupt is generated
Name RX_thres_reg0
Relative Address 0x0000002C
Absolute Address spi0: 0xE000602C
spi1: 0xE000702C
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description RX FIFO Threshold Register