User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1766
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (swdt) CONTROL
Register CONTROL Details
IRQLN 8:7 rw 0x3 Interrupt request length - selects the number of
pclk cycles during which an interrupt request is
held active after it is invoked:
00 = 4
01 = 8
10 = 16
11 = 32
reserved 6:4 rw 0x4 Reserved
reserved 3 waz 0x0 Should be zero (sbz)
IRQEN 2 rw 0x0 Interrupt request enable - if set, the watchdog will
issue an interrupt request when the counter
reaches zero, if WDEN = 1.
RSTEN 1 rw 0x0 Reset enable - if set, the watchdog will issue an
internal reset when the counter reaches zero, if
WDEN = 1.
WDEN 0 rw 0x0 Watchdog enable - if set, the watchdog is enabled
and can generate any signals that are enabled.
Name CONTROL
Software Name CCR
Relative Address 0x00000004
Absolute Address 0xF8005004
Width 26 bits
Access Type mixed
Reset Value 0x00003FFC
Description Counter Control Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
CKEY 25:14 wo 0x0 Counter access key - writes to the control register
are only valid if this field is set to 0x248; this field
is write only.