User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1770
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ttc) Clock_Control_1
Interrupt_Register_1 0x00000054 6 clronr
d
0x00000000 Counter 1 Interval, Match,
Overflow
and Event interrupts
Interrupt_Register_2
0x00000058 6 clronr
d
0x00000000 Counter 2 Interval, Match,
Overflow and Event interrupts
Interrupt_Register_3
0x0000005C 6 clronr
d
0x00000000 Counter 3 Interval, Match,
Overflow and Event interrupts
Interrupt_Enable_1
0x00000060 6 rw 0x00000000 ANDed with corresponding
Interrupt
Register
Interrupt_Enable_2
0x00000064 6 rw 0x00000000 ANDed with corresponding
Interrupt
Register
Interrupt_Enable_3
0x00000068 6 rw 0x00000000 ANDed with corresponding
Interrupt
Register
Event_Control_Timer_
1
0x0000006C 3 rw 0x00000000 Enable, pulse and overflow
Event_Control_Timer_
2
0x00000070 3 rw 0x00000000 Enable, pulse and overflow
Event_Control_Timer_
3
0x00000074 3 rw 0x00000000 Enable, pulse and overflow
Event_Register_1
0x00000078 16 ro 0x00000000 pclk cycle count for event
Event_Register_2
0x0000007C 16 ro 0x00000000 pclk cycle count for event
Event_Register_3
0x00000080 16 ro 0x00000000 pclk cycle count for event
Name Clock_Control_1
Software Name CLK_CNTRL
Relative Address 0x00000000
Absolute Address ttc0: 0xF8001000
ttc1: 0xF8002000
Width 7 bits
Access Type rw
Reset Value 0x00000000
Description Clock Control register
Register Name Address Width Type Reset Value Description