User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1771
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Clock_Control_1 Details
Register (ttc) Clock_Control_2
Register Clock_Control_2 Details
Field Name Bits Type Reset Value Description
Ex_E
(EXT_EDGE)
6 rw 0x0 External Clock Edge: when this bit is set and the
extend clock is selected, the counter clocks on the
negative going edge of the external clock input.
C_Src
(SRC)
5 rw 0x0 Clock Source: when this bit is set the counter uses
the external clock input, ext_clk; the default clock
source is pclk.
PS_V
(PS_VAL)
4:1 rw 0x0 Prescale value (N): if prescale is enabled, the
count rate is divided by 2^(N+1)
PS_En
(PS_EN)
0 rw 0x0 Prescale enable: when this bit is set the counter,
clock source is prescaled; the default clock source
is that defined by C_Src.the default
Name Clock_Control_2
Relative Address 0x00000004
Absolute Address ttc0: 0xF8001004
ttc1: 0xF8002004
Width 7 bits
Access Type rw
Reset Value 0x00000000
Description Clock Control register
Field Name Bits Type Reset Value Description
Ex_E
(CLK_CNTRL_EXT_E
DGE)
6 rw 0x0 External Clock Edge: when this bit is set and the
extend clock is selected, the counter clocks on the
negative going edge of the external clock input.
C_Src
(CLK_CNTRL_SRC)
5 rw 0x0 Clock Source: when this bit is set the counter uses
the external clock input, ext_clk; the default clock
source is pclk.
PS_V
(CLK_CNTRL_PS_VA
L)
4:1 rw 0x0 Prescale value (N): if prescale is enabled, the
count rate is divided by 2^(N+1)
PS_En
(CLK_CNTRL_PS_EN)
0 rw 0x0 Prescale enable: when this bit is set the counter,
clock source is prescaled; the default clock source
is that defined by C_Src.the default