User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1778
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Interval_Counter_3 Details
Register (ttc) Match_1_Counter_1
Register Match_1_Counter_1 Details
Register (ttc) Match_1_Counter_2
Absolute Address ttc0: 0xF800102C
ttc1: 0xF800202C
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Interval value
Field Name Bits Type Reset Value Description
Interval
(INTERVAL_VAL)
15:0 rw 0x0 If interval is enabled, this is the maximum value
that the counter will count up to or down from.
Name Match_1_Counter_1
Software Name MATCH_0
Relative Address 0x00000030
Absolute Address ttc0: 0xF8001030
ttc1: 0xF8002030
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Match value
Field Name Bits Type Reset Value Description
Match
(MATCH)
15:0 rw 0x0 When a counter has the same value as is stored in
one of its match registers and match mode is
enabled, a match interrupt is generated. Each
counter has three match registers.
Name Match_1_Counter_2
Relative Address 0x00000034
Absolute Address ttc0: 0xF8001034
ttc1: 0xF8002034
Width 16 bits