User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1780
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Match_2_Counter_1 Details
Register (ttc) Match_2_Counter_2
Register Match_2_Counter_2 Details
Register (ttc) Match_2_Counter_3
Description Match value
Field Name Bits Type Reset Value Description
Match
(MATCH)
15:0 rw 0x0 When a counter has the same value as is stored in
one of its match registers and match mode is
enabled, a match interrupt is generated. Each
counter has three match registers.
Name Match_2_Counter_2
Relative Address 0x00000040
Absolute Address ttc0: 0xF8001040
ttc1: 0xF8002040
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Match value
Field Name Bits Type Reset Value Description
Match
(MATCH)
15:0 rw 0x0 When a counter has the same value as is stored in
one of its match registers and match mode is
enabled, a match interrupt is generated. Each
counter has three match registers.
Name Match_2_Counter_3
Relative Address 0x00000044
Absolute Address ttc0: 0xF8001044
ttc1: 0xF8002044
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Match value