User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1782
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Match_3_Counter_2 Details
Register (ttc) Match_3_Counter_3
Register Match_3_Counter_3 Details
Register (ttc) Interrupt_Register_1
Field Name Bits Type Reset Value Description
Match
(MATCH)
15:0 rw 0x0 When a counter has the same value as is stored in
one of its match registers and match mode is
enabled, a match interrupt is generated. Each
counter has three match registers.
Name Match_3_Counter_3
Relative Address 0x00000050
Absolute Address ttc0: 0xF8001050
ttc1: 0xF8002050
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Match value
Field Name Bits Type Reset Value Description
Match
(MATCH)
15:0 rw 0x0 When a counter has the same value as is stored in
one of its match registers and match mode is
enabled, a match interrupt is generated. Each
counter has three match registers.
Name Interrupt_Register_1
Software Name ISR
Relative Address 0x00000054
Absolute Address ttc0: 0xF8001054
ttc1: 0xF8002054
Width 6 bits
Access Type clronrd
Reset Value 0x00000000
Description Counter 1 Interval, Match, Overflow
and Event interrupts