User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1784
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ttc) Interrupt_Register_3
Register Interrupt_Register_3 Details
Register (ttc) Interrupt_Enable_1
M1
(IXR_MATCH_0)
1clronr
d
0x0 Match 1 interrupt
Iv
(IXR_INTERVAL)
0clronr
d
0x0 Interval interrupt
Name Interrupt_Register_3
Relative Address 0x0000005C
Absolute Address ttc0: 0xF800105C
ttc1: 0xF800205C
Width 6 bits
Access Type clronrd
Reset Value 0x00000000
Description Counter 3 Interval, Match, Overflow and Event interrupts
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
Ev 5 clronr
d
0x0 Event timer overflow interrupt
Ov
(IXR_CNT_OVR)
4clronr
d
0x0 Counter overflow
M3
(IXR_MATCH_2)
3clronr
d
0x0 Match 3 interrupt
M2
(IXR_MATCH_1)
2clronr
d
0x0 Match 2 interrupt
M1
(IXR_MATCH_0)
1clronr
d
0x0 Match 1 interrupt
Iv
(IXR_INTERVAL)
0clronr
d
0x0 Interval interrupt
Name Interrupt_Enable_1
Software Name IER
Relative Address 0x00000060