User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1786
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Interrupt_Enable_3 Details
Register (ttc) Event_Control_Timer_1
Register Event_Control_Timer_1 Details
Register (ttc) Event_Control_Timer_2
Width 6 bits
Access Type rw
Reset Value 0x00000000
Description ANDed with corresponding Interrupt
Register
Field Name Bits Type Reset Value Description
IEN 5:0 rw 0x0 Enables for bits 05:00 in Interrupt Register:
corresponding bits must be set to enable the
interrupt.
Name Event_Control_Timer_1
Relative Address 0x0000006C
Absolute Address ttc0: 0xF800106C
ttc1: 0xF800206C
Width 3 bits
Access Type rw
Reset Value 0x00000000
Description Enable, pulse and overflow
Field Name Bits Type Reset Value Description
E_Ov 2 rw 0x0 When this bit is low, the event timer is disabled
and set to zero when an Event Timer Register
overflow occurs; when set high, the timer
continues counting on overflow.
E_Lo 1 rw 0x0 When this bit is high, the timer counts pclk cycles
during the low level duration of ext_clk; when
low, the event timer counts the high level duration
of ext_clk.
E_En 0 rw 0x0 Enable timer: when this bit is high, the event timer
is enabled.
Name Event_Control_Timer_2
Relative Address 0x00000070