User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1788
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ttc) Event_Register_1
Register Event_Register_1 Details
Register (ttc) Event_Register_2
Register Event_Register_2 Details
E_Lo 1 rw 0x0 When this bit is high, the timer counts pclk cycles
during the low level duration of ext_clk; when
low, the event timer counts the high level duration
of ext_clk.
E_En 0 rw 0x0 Enable timer: when this bit is high, the event timer
is enabled.
Name Event_Register_1
Relative Address 0x00000078
Absolute Address ttc0: 0xF8001078
ttc1: 0xF8002078
Width 16 bits
Access Type ro
Reset Value 0x00000000
Description pclk cycle count for event
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
Event 15:0 ro 0x0 This register stores the result of the pclk count
during the ext_clk high or low pulse.
Name Event_Register_2
Relative Address 0x0000007C
Absolute Address ttc0: 0xF800107C
ttc1: 0xF800207C
Width 16 bits
Access Type ro
Reset Value 0x00000000
Description pclk cycle count for event
Field Name Bits Type Reset Value Description
Event 15:0 ro 0x0 This register stores the result of the pclk count
during the ext_clk high or low pulse.