User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1791
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Control_reg0 Details
The UART Control register is used to enable and reset the transmitter and receiver blocks. It also controls
the receiver timeout and the transmission of breaks.
Software Name CR
Relative Address 0x00000000
Absolute Address uart0: 0xE0000000
uart1: 0xE0001000
Width 32 bits
Access Type mixed
Reset Value 0x00000128
Description UART Control Register
Field Name Bits Type Reset Value Description
reserved 31:9 ro 0x0 Reserved, read as zero, ignored on write.
STPBRK
(STOPBRK)
8 rw 0x1 Stop transmitter break:
0: no affect
1: stop transmission of the break after a minimum
of one character length and transmit a high level
during 12 bit periods. It can be set regardless of
the value of STTBRK.
STTBRK
(STARTBRK)
7 rw 0x0 Start transmitter break:
0: no affect
1: start to transmit a break after the characters
currently present in the FIFO and the transmit
shift register have been transmitted. It can only be
set if STPBRK (Stop transmitter break) is not high.
RSTTO
(TORST)
6 rw 0x0 Restart receiver timeout counter:
1: receiver timeout counter is restarted.
This bit is self clearing once the restart has
completed.
TXDIS
(TX_DIS)
5 rw 0x1 Transmit disable:
0: enable transmitter
1: disable transmitter
TXEN
(TX_EN)
4 rw 0x0 Transmit enable:
0: disable transmitter
1: enable transmitter, provided the TXDIS field is
set to 0.
RXDIS
(RX_DIS)
3 rw 0x1 Receive disable:
0: enable
1: disable, regardless of the value of RXEN