User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1792
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) mode_reg0
Register mode_reg0 Details
The UART Mode register defines the setup of the data format to be transmitted or received. If this register
is modified during transmission or reception, data validity cannot be guaranteed.
RXEN
(RX_EN)
2 rw 0x0 Receive enable:
0: disable
1: enable
When set to one, the receiver logic is enabled,
provided the RXDIS field is set to zero.
TXRES
(TXRST)
1 rw 0x0 Software reset for Tx data path:
0: no affect
1: transmitter logic is reset and all pending
transmitter data is discarded
This bit is self clearing once the reset has
completed.
RXRES
(RXRST)
0 rw 0x0 Software reset for Rx data path:
0: no affect
1: receiver logic is reset and all pending receiver
data is discarded.
This bit is self clearing once the reset has
completed.
Name mode_reg0
Software Name MR
Relative Address 0x00000004
Absolute Address uart0: 0xE0000004
uart1: 0xE0001004
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description UART Mode Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:12 ro 0x0 Reserved, read as zero, ignored on write.
reserved 11 rw 0x0 Reserved. Do not modify.
reserved 10 rw 0x0 Reserved. Do not modify.