User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1794
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Intrpt_en_reg0 Details
This write only register is used to enable interrupts. When any bit is written high, the corresponding
interrupt is enabled. Writing a low to any bit has no effect.
Reset Value 0x00000000
Description Interrupt Enable Register
Field Name Bits Type Reset Value Description
reserved 31:13 ro 0x0 Reserved, read as zero, ignored on write.
TOVR 12 wo 0x0 Transmitter FIFO Overflow interrupt:
0: no affect
1: enable (clears mask = 0)
TNFUL 11 wo 0x0 Transmitter FIFO Nearly Full interrupt:
0: no affect
1: enable (clears mask = 0)
TTRIG 10 wo 0x0 Transmitter FIFO Trigger interrupt:
0: disable 1: enable
DMSI
(IXR_DMS)
9 wo 0x0 Delta Modem Status Indicator interrupt:
0: no affect
1: enable (clears mask = 0)
TIMEOUT
(IXR_TOUT)
8 wo 0x0 Receiver Timeout Error interrupt:
0: no affect
1: enable (clears mask = 0)
PARE
(IXR_PARITY)
7 wo 0x0 Receiver Parity Error interrupt:
0: disable 1: enable
FRAME
(IXR_FRAMING)
6 wo 0x0 Receiver Framing Error interrupt:
0: no affect
1: enable (clears mask = 0)
ROVR
(IXR_OVER)
5 wo 0x0 Receiver Overflow Error interrupt:
0: no affect
1: enable (clears mask = 0)
TFUL
(IXR_TXFULL)
4 wo 0x0 Transmitter FIFO Full interrupt:
0: no affect
1: enable (clears mask = 0)
TEMPTY
(IXR_TXEMPTY)
3 wo 0x0 Transmitter FIFO Empty interrupt:
0: disable
1: enable
RFUL
(IXR_RXFULL)
2 wo 0x0 Receiver FIFO Full interrupt:
0: no affect
1: enable (clears mask = 0)