User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1795
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) Intrpt_dis_reg0
Register Intrpt_dis_reg0 Details
This write only register is used to disable interrupts. When any bit is written high, the corresponding
interrupt is disabled. Writing a low to any bit has no effect.
REMPTY
(IXR_RXEMPTY)
1 wo 0x0 Receiver FIFO Empty interrupt:
0: no affect
1: enable (clears mask = 0)
RTRIG
(IXR_RXOVR)
0 wo 0x0 Receiver FIFO Trigger interrupt:
0: no affect
1: enable (clears mask = 0)
Name Intrpt_dis_reg0
Software Name IDR
Relative Address 0x0000000C
Absolute Address uart0: 0xE000000C
uart1: 0xE000100C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Interrupt Disable Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:13 ro 0x0 Reserved, read as zero, ignored on write.
TOVR 12 wo 0x0 Transmitter FIFO Overflow interrupt:
0: no affect
1: disable (sets mask = 1)
TNFUL 11 wo 0x0 Transmitter FIFO Nearly Full interrupt:
0: no affect
1: disable (sets mask = 1)
TTRIG 10 wo 0x0 Transmitter FIFO Trigger interrupt:
0: no affect
1: disable (sets mask = 1)
DMSI
(IXR_DMS)
9 wo 0x0 Delta Modem Status Indicator interrupt:
0: no affect
1: disable (sets mask = 1)