User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1796
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) Intrpt_mask_reg0
TIMEOUT
(IXR_TOUT)
8 wo 0x0 Receiver Timeout Error interrupt:
0: no affect
1: disable (sets mask = 1)
PARE
(IXR_PARITY)
7 wo 0x0 Receiver Parity Error interrupt:
0: no affect
1: disable (sets mask = 1)
FRAME
(IXR_FRAMING)
6 wo 0x0 Receiver Framing Error interrupt:
0: no affect
1: disable (sets mask = 1)
ROVR
(IXR_OVER)
5 wo 0x0 Receiver Overflow Error interrupt:
0: no affect
1: disable (sets mask = 1)
TFUL
(IXR_TXFULL)
4 wo 0x0 Transmitter FIFO Full interrupt:
0: no affect
1: disable (sets mask = 1)
TEMPTY
(IXR_TXEMPTY)
3 wo 0x0 Transmitter FIFO Empty interrupt:
0: no affect
1: disable (sets mask = 1)
RFUL
(IXR_RXFULL)
2 wo 0x0 Receiver FIFO Full interrupt:
0: no affect
1: disable (sets mask = 1)
REMPTY
(IXR_RXEMPTY)
1 wo 0x0 Receiver FIFO Empty interrupt:
0: no affect
1: disable (sets mask = 1)
RTRIG
(IXR_RXOVR)
0 wo 0x0 Receiver FIFO Trigger interrupt:
0: no affect
1: disable (sets mask = 1)
Name Intrpt_mask_reg0
Software Name IMR
Relative Address 0x00000010
Absolute Address uart0: 0xE0000010
uart1: 0xE0001010
Width 32 bits
Access Type ro
Reset Value 0x00000000
Field Name Bits Type Reset Value Description