User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1797
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Intrpt_mask_reg0 Details
This read only register, indicates the current state of the interrupts mask. A high value indicates the
interrupt is unmasked and therefore is enabled to generate an interrupt. A low value indicates the
interrupt is masked and therefore is disabled from generating an interrupt.
Description Interrupt Mask Register
Field Name Bits Type Reset Value Description
reserved 31:13 ro 0x0 Reserved, read as zero, ignored on write.
TOVR 12 ro 0x0 Transmitter FIFO Overflow interrupt status:
0: interrupt is disabled
1: interrupt is enabled
TNFUL 11 ro 0x0 Transmitter FIFO Nearly Full interrupt mask
status:
0: interrupt is disabled
1: interrupt is enabled
TTRIG 10 ro 0x0 Transmitter FIFO Trigger interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
DMSI
(IXR_DMS)
9 ro 0x0 Delta Modem Status Indicator interrupt mask
status:
0: interrupt is disabled
1: interrupt is enabled
TIMEOUT
(IXR_TOUT)
8 ro 0x0 Receiver Timeout Error interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
PARE
(IXR_PARITY)
7 ro 0x0 Receiver Parity Error interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
FRAME
(IXR_FRAMING)
6 ro 0x0 Receiver Framing Error interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
ROVR
(IXR_OVER)
5 ro 0x0 Receiver Overflow Error interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
TFUL
(IXR_TXFULL)
4 ro 0x0 Transmitter FIFO Full interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
TEMPTY
(IXR_TXEMPTY)
3 ro 0x0 Transmitter FIFO Empty interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled