User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1798
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) Chnl_int_sts_reg0
Register Chnl_int_sts_reg0 Details
The Channel Interrupt Status register indicates any interrupt events that have occurred since this register
was last cleared. The bits in this register are compared with the interrupt mask and used to assert the
interrupt output.
This register indicated the unmasked status, allowing software to implement a polling method of interrupt
handling.
RFUL
(IXR_RXFULL)
2 ro 0x0 Receiver FIFO Full interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
REMPTY
(IXR_RXEMPTY)
1 ro 0x0 Receiver FIFO Empty interrupt mask status:
0: interrupt is disabled
1: interrupt is enabled
RTRIG
(IXR_RXOVR)
0 ro 0x0 Receiver FIFO Trigger interrupt mask status:
0: interrupt is enabled
1: interrupt is enabled
Name Chnl_int_sts_reg0
Software Name ISR
Relative Address 0x00000014
Absolute Address uart0: 0xE0000014
uart1: 0xE0001014
Width 32 bits
Access Type wtc
Reset Value 0x00000000
Description Channel Interrupt Status Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:13 wtc 0x0 Reserved, read as zero, ignored on write.
TOVR 12 wtc 0x0 Transmitter FIFO Overflow interrupt mask status:
This event is triggered whenever a new word is
pushed into the transmit FIFO when there is not
enough room for all of the data. This will be set as
a result of any write when the TFUL flag in
Channel_sts_reg0 is already set, or a double byte
write when the TNFUL flag in Channel_sts_reg0
is already set.
0: no interrupt occurred
1: interrupt occurred