User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1800
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) Baud_rate_gen_reg0
ROVR
(IXR_OVER)
5 wtc 0x0 Receiver Overflow Error interrupt mask status:
This event is triggered whenever the contents of
the receiver shift register have not yet been
transferred to the receiver FIFO and a new start
bit is detected. This may be due to the FIFO being
full, or due to excessive clock boundary delays.
0: no interrupt occurred
1: interrupt occurred
TFUL
(IXR_TXFULL)
4 wtc 0x0 Transmitter FIFO Full interrupt mask status:
This event is triggered whenever a new word is
inserted into the transmit FIFO causing it to go
from a non-full condition to a full condition.
0: no interrupt occurred
1: interrupt occurred
TEMPTY
(IXR_TXEMPTY)
3 wtc 0x0 Transmitter FIFO Empty interrupt mask status:
This event is triggered whenever the final word is
removed from the transmit FIFO.
0: no interrupt occurred
1: interrupt occurred
RFUL
(IXR_RXFULL)
2 wtc 0x0 Receiver FIFO Full interrupt mask status:
This event is triggered whenever a new word is
inserted into the receive FIFO causing it to go
from a non-full condition to a full condition.
0: no interrupt occurred
1: interrupt occurred
REMPTY
(IXR_RXEMPTY)
1 wtc 0x0 Receiver FIFO Empty interrupt mask status:
This event is triggered upon exit of the final word
from the receive FIFO.
0: no interrupt occurred
1: interrupt occurred
RTRIG
(IXR_RXOVR)
0 wtc 0x0 Receiver FIFO Trigger interrupt mask status:
This event is triggered whenever a new word is
inserted into the receive FIFO .
0: no interrupt occurred
1: interrupt occurred
Name Baud_rate_gen_reg0
Software Name BAUDGEN
Relative Address 0x00000018
Field Name Bits Type Reset Value Description