User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1801
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Baud_rate_gen_reg0 Details
The read/write baud rate generator control register controls the amount by which to divide sel_clk to
generate the bit rate clock enable, baud_sample.
Register (UART) Rcvr_timeout_reg0
Register Rcvr_timeout_reg0 Details
The read/write Receiver Timeout register is used to enable the UART to detect an idle condition on the
receiver data line. The timeout value (RTO) indicates the maximum delay for which the UART should wait
for a new character to arrive before issuing a timeout interrupt.
Absolute Address uart0: 0xE0000018
uart1: 0xE0001018
Width 32 bits
Access Type mixed
Reset Value 0x0000028B
Description Baud Rate Generator Register.
Field Name Bits Type Reset Value Description
reserved 31:16 ro 0x0 Reserved, read as zero, ignored on write.
CD 15:0 rw 0x28B Baud Rate Clock Divisor Value:
0: Disables baud_sample
1: Clock divisor bypass (baud_sample = sel_clk)
2 - 65535: baud_sample
Name Rcvr_timeout_reg0
Software Name RXTOUT
Relative Address 0x0000001C
Absolute Address uart0: 0xE000001C
uart1: 0xE000101C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Receiver Timeout Register
Field Name Bits Type Reset Value Description
reserved 31:8 ro 0x0 Reserved, read as zero, ignored on write.
RTO 7:0 rw 0x0 Receiver timeout value:
0: Disables receiver timeout counter
1 - 255: Receiver timeout in number of
baud_sample clocks.