User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1804
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
information. These bits are set to logic 1 whenever a control input from the modem changes state. In the
default configuration, these delta bits are all cleared simultaneously when this register is read. This may be
parameterised at compile time such that a one must be written to a bit in order to clear it and a read has no
effect.
Field Name Bits Type Reset Value Description
reserved 31:9 ro x Reserved, read as zero, ignored on write.
FCMS 8 rw x Flow Control Mode:
0: disabled
1: enabled
DCD 7 ro x Data Carrier Detect (DCD) input signal from PL
(EMIOUARTxDCDN) status:
0: input is high
1: input is low
RI 6 ro x Ring Indicator (RI) input signal from PL
(EMIOUARTxRIN) status:
0: input is high
1: input is low
DSR 5 ro x Data Set Ready (DSR) input signal from PL
(EMIOUARTxDSRN) status:
0: input is high
1: input is low
CTS 4 ro x Clear to Send (CTS) input signal from PL
(EMIOUARTxCTSN) status:
0: input is high
1: input is low
DDCD
(MEDEMSR_DCDX)
3 wtc x Delta Data Carrier Detect status:
Indicates a change in state of the
EMIOUARTxDCDN input since this bit was last
cleared.
0: No change has occurred
1: Change has occurred
TERI
(MEDEMSR_RIX)
2 wtc x Trailing Edge Ring Indicator status:
Indicates that the EMIOUARTxRIN input has
change from high to low state since this bit was
last cleared.
0: No trailing edge has occurred
1: Trailing edge has occurred