User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1805
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (UART) Channel_sts_reg0
Register Channel_sts_reg0 Details
The read only Channel Status register is provided to enable the continuous monitoring of the raw
unmasked status information of the UART design.
Bits [4:0] and [14:10] are not latched and provide raw status of the FIFO flags, such that if the FIFO level
changes these bits are updated immediately.
DDSR
(MEDEMSR_DSRX)
1 wtc x Delta Data Set Ready status:
Indicates a change in state of the
EMIOUARTxDSRN input since this bit was last
cleared.
0: No change has occurred
1: Change has occurred
DCTS
(MEDEMSR_CTSX)
0 wtc x Delta Clear To Send status:
Indicates a change in state of the
EMIOUARTxCTSN input since this bit was last
cleared.
0: No change has occurred
1: Change has occurred
Name Channel_sts_reg0
Software Name SR
Relative Address 0x0000002C
Absolute Address uart0: 0xE000002C
uart1: 0xE000102C
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Channel Status Register
Field Name Bits Type Reset Value Description